Show simple item record

dc.contributor.authorBarua, Parag
dc.contributor.authorJafar, Imran Bin
dc.contributor.authorSengupta, Prianka
dc.contributor.authorNoor, Md Sadaf
dc.date.accessioned2016-11-29T09:00:43Z
dc.date.available2016-11-29T09:00:43Z
dc.date.issued2014
dc.identifier.citationBarua, P., Jafar, I. B., Sengupta, P., & Noor, M. S. (2014). Mixed FBB and RBB low leakage technique for high durable CMOS circuit. Paper presented at the 2014 International Conference on Informatics, Electronics and Vision, ICIEV 2014, doi:10.1109/ICIEV.2014.6850716en_US
dc.identifier.isbn978-147995179-6
dc.identifier.urihttp://hdl.handle.net/10361/7035
dc.descriptionThis conference paper was presented in the 2014 International Conference on Informatics, Electronics and Vision, ICIEV 2014; Dhaka; Bangladesh; 23 May 2014 through 24 May 2014 [© 2014 IEEE Computer Society] The conference paper's definite version is available at: http://10.1109/ICIEV.2014.6850716en_US
dc.description.abstractCMOS logic circuit is extensively used for designing low power Very Large Scale Integration (VLSI). Reducing the dimension of CMOS in a nanometer range, functionality and efficiency can be increased, but as a result we have to compromise with circuit level leakage. As circuit level leakage also known as leakage current is currently one of the major concernments to the VLSI designers. These Leakage currents are generated due to different types of leakage current components such as Weak inversion current, Drain-induced barrier lowering (DIBL), Gate-induced drain leakage and Oxide leakage tunneling. However, there are wide ranges of method that are already available to reduce these leakages, but all of them have their own tradeoffs. In this paper we propose a novel technique by integrating the idea of Forward Back Bias (FBB) and Reverse Back Bias (RBB) which reduces leakage extensively than sleepy stack, stacked sleep, variable body biasing and dual sleep. Furthermore, RBB and FBB are yielded with forced stacked transistors where RBB is accountable for nullifying the leakage and FBB is responsible for offsetting the delay penalty. The proposed method is scrutinized under 22nm to 65nm feature size, and it has come out that these novel schemes are especially very effective for designing the future low-voltage, low-power CMOS VLSI's [1]. Therefore, the main principle of this technique is to trim down leakages, but it has an obvious delay constraint that is considered as a tradeoff in this particular case.en_US
dc.language.isoenen_US
dc.publisher© 2014 IEEE Computer Societyen_US
dc.relation.urihttp://ieeexplore.ieee.org/document/6850716/
dc.subjectBB-Back Biasen_US
dc.subjectCMOS Circuitsen_US
dc.subjectFBB-Forward Back Biasen_US
dc.subjectGate leakageen_US
dc.subjectLeakage currenten_US
dc.subjectLow leakageen_US
dc.subjectLow Power VLSIen_US
dc.subjectRBBReverse Back Biasen_US
dc.subjectTunneling currenten_US
dc.titleMixed FBB and RBB low leakage technique for high durable CMOS circuiten_US
dc.typeConference Paperen_US
dc.description.versionPublished
dc.contributor.departmentDepartment of Electrical and Electronic Engineering
dc.identifier.doi10.1109/ICIEV.2014.6850716


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record