Show simple item record

dc.contributor.advisorNoor, Samantha Lubaba
dc.contributor.authorRahman, Towfiqur
dc.contributor.authorKhan, Antara Fairooz
dc.contributor.authorNawal, Nowshin
dc.date.accessioned2017-12-18T11:10:53Z
dc.date.available2017-12-18T11:10:53Z
dc.date.copyright2017
dc.date.issued2017
dc.identifier.otherID 14121033
dc.identifier.otherID 13221034
dc.identifier.otherID 13121163
dc.identifier.urihttp://hdl.handle.net/10361/8625
dc.descriptionThis thesis report is submitted in partial fulfilment of the requirements for the degree of Bachelor of Science in Electrical and Electronic Engineering, 2017.en_US
dc.descriptionCataloged from PDF version of thesis.
dc.descriptionIncludes bibliographical references (page 69-72).
dc.description.abstractIn this work, a comprehensive analysis of bulk Negative Capacitance Field Effect (NCFET) transistor has been done. The objective of the paper is to show if a ferroelectric insulator is introduced in MOSFET structure, it should be possible to obtain a value of sub-threshold slope (SS) lower than 60mV/decade that puts a fundamental lower limit on the operating voltage and hence the power dissipation in standard FET based switches. Si doped HfO2 has been used as the ferroelectric material of NCFET. Polarization, energy distribution, dielectric constant, anisotropy constant variation of the Ferroelectric material has been analyzed. Condition to avoid hysteresis effect of the ferroelectric has been indicated. A numerical model of the device has been developed in Silvaco, ATLAS which included Fermi-Dirac Carrier Statistics, Shockley-Read Model, and Lombardi CVT models. Charge distribution of baseline MOSFET has been extracted from TCAD model and incorporated in 1-D Landau model to find the voltage drop across ferroelectric material. Ultimately device transfer characteristics with and without ferroelectric layer has been compared. Due to the use of FE layer, relative improvement in the device performance (especially in SS region) is observed compared to the conventional MOSFET device.en_US
dc.description.statementofresponsibilityTowfiqur Rahman
dc.description.statementofresponsibilityAntara Fairooz Khan
dc.description.statementofresponsibilityNowshin Nawal
dc.format.extent72 pages
dc.language.isoenen_US
dc.publisherBRAC Universityen_US
dc.rightsBRAC University thesis is protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission.
dc.subjectNCFETen_US
dc.subjectMOSFET structureen_US
dc.subjectTransistoren_US
dc.subjectShockley-Readen_US
dc.subjectLombardi CVTen_US
dc.subjectTCAD modelen_US
dc.titleAnalysis of bulk negative capacitance field effect transistoren_US
dc.typeThesisen_US
dc.contributor.departmentDepartment of Electrical and Electronic Engineering, BRAC University
dc.description.degreeB. Electrical and Electronic Engineering


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record